Rev. 3.00 Sep. 27, 2007 Page 757 of 758
REJ09B0243-0300
SCSPTR and SCI pins ............................ 470
Sending a break signal ............................ 472
Sequential break ..................................... 137
Serial communication interface (SCI) .... 411
Shift instructions....................................... 42
Single chip mode ...................................... 50
Single mode ............................................ 488
Single-cycle scan mode .......................... 489
Sleep mode ............................................. 669
Software protection................................. 619
Software standby mode........................... 670
Stack after interrupt exception
handling .................................................. 110
Stack states after exception
handling ends............................................ 84
Status register (SR) ................................... 19
System control instructions....................... 44
T
Target pins and conditions for high-
impedance control................................... 396
The address map for the operating
modes ........................................................ 51
Trap instructions ....................................... 81
U
User break controller (UBC)................... 113
User break interrupt ................................ 103
User MAT ............................................... 578
User program mode................................. 609
Using interval timer mode....................... 409
Using watchdog timer mode ................... 408
V
Vector numbers and vector table
address offsets........................................... 73
Vector-base register (VBR) ...................... 20
W
Watchdog timer (WDT) .......................... 401
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......