Section 13 A/D Converter (ADC)
Rev. 3.00 Sep. 27, 2007 Page 476 of 758
REJ09B0243-0300
Figure 13.1 shows a block diagram of the A/D converter.
Module data bus
Control circuit
Internal data bus
10-bit D/A
Comparator
+
Sample-and-
hold circuit
ADI
interrupt signal
Bus interface
Successive approximations
register
Multiplexer
ADDRm
•
•
•
ADDRn
ADCSR
ADTSR
ADCR
ANm
•
•
•
•
•
•
ANn
[Legend]
ADCR:
A/D control register
ADCSR: A/D control/status register
ADTSR: A/D trigger select register
ADDRm to ADDRn: A/D data registers m to n
Note: The register number corresponds to the channel number of the module.
(m to n = 0 to 7)
ADTRG
Conversion start
trigger from MTU2
P
φ
P
φ
/2
P
φ
/3
P
φ
/4
AV
CC
AV
SS
Figure 13.1 Block Diagram of A/D Converter (for One Module)
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......