Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 518 of 758
REJ09B0243-0300
Pin
Name
Single-Chip Mode (MCU Mode 3)
Pin No.
Initial Function
PFC Selected Function Possibilities
18
PA8/(TDI
*
) PA8/TCLKC/RXD2
16
PA9/(TDO
*
) PA9/TCLKD/TXD2/
POE8
38
PB1
PB1/TIC5W
37
PB3
PB3/IRQ1/
POE1
/TIC5V
36
PB5
PB5/IRQ3/TIC5U
15
PE0
PE0/TIOC0A
14
PE1
PE1/TIOC0B/RXD0
13
PE2
PE2/TIOC0C/TXD0
12
PE3
PE3/TIOC0D/SCK0
11
PE8
PE8/TIOC3A
9
PE9
PE9/TIOC3B
10
PE10
PE10/TIOC3C
7
PE11
PE11/TIOC3D
5
PE12
PE12/TIOC4A
3
PE13
PE13/TIOC4B/
MRES
2
PE14
PE14/TIOC4C
1
PE15
PE15/TIOC4D/
IRQOUT
47
PF0/AN0
PF0/AN0
46
PF1/AN1
PF1/AN1
45
PF2/AN2
PF2/AN2
44
PF3/AN3
PF3/AN3
43
PF4/AN4
PF4/AN4
42
PF5/AN5
PF5/AN5
41
PF6/AN6
PF6/AN6
40
PF7/AN7
PF7/AN7
Note:
*
Fixed
to
TMS,
TRST
, TDI, TDO, TCK, and
ASEBRKAK
/
ASEBRK
when using the E10A
(in
ASEMD0
= low).
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......