Section 7 User Break Controller (UBC)
Rev. 3.00 Sep. 27, 2007 Page 115 of 758
REJ09B0243-0300
7.2 Register
Descriptions
The user break controller has the following registers. For details on register addresses and register
states during each processing, refer to section 20, List of Registers.
Table 7.1
Register Configuration
Register Name
Abbrevia-
tion
R/W
Initial Value Address
Access Size
Break address register A
BARA
R/W
H'00000000
H'FFFFF300
32
Break address mask register A BAMRA
R/W
H'00000000
H'FFFFF304
32
Break bus cycle register A
BBRA
R/W
H'0000
H'FFFFF308
16
Break data register A
BDRA
R/W
H'00000000
H'FFFFF310
32
Break data mask register A
BDMRA
R/W
H'00000000
H'FFFFF314
32
Break address register B
BARB
R/W
H'00000000
H'FFFFF320
32
Break address mask register B BAMRB
R/W
H'00000000
H'FFFFF324
32
Break bus cycle register B
BBRB
R/W
H'0000
H'FFFFF328
16
Break data register B
BDRB
R/W
H'00000000
H'FFFFF330
32
Break data mask register B
BDMRB
R/W
H'00000000
H'FFFFF334
32
Break control register
BRCR
R/W
H'00000000
H'FFFFF3C0
32
Branch source register
BRSR
R
H'0xxxxxxx
H'FFFFF3D0
32
Branch destination register
BRDR
R
H'0xxxxxxx
H'FFFFF3D4
32
Execution times break register BETR
R/W
H'0000
H'FFFFF3DC
16
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......