Section 12 Serial Communication Interface (SCI)
Rev. 3.00 Sep. 27, 2007 Page 443 of 758
REJ09B0243-0300
Table 12.13 SCSMR Settings and SCI Communication Formats
SCSMR Settings
SCI Communication Format
Bit 7
C/
A
Bit 6
CHR
Bit 5
PE
Bit 3
STOP Mode
Data Length
Parity Bit
Stop Bit
Length
0 0 0 0
8-bit
Not
set
1
bit
1
2
bits
1
0
Set
1
bit
1
2
bits
1 0 0
7-bit
Not
set
1
bit
1
2
bits
1
0
Set
1
bit
1
Asynchronous
2
bits
1 x x x Clock
synchronous
8-bit Not
set
None
[Legend]
x: Don't
care
Table 12.14 SCSMR and SCSCR Settings and SCI Clock Source Selection
SCSMR SCSCR
Settings
Bit 7
C/
A
Bit 1
CKE1
Bit 0
CKE0
Mode
Clock
Source SCK Pin Function
0
0
0
Asynchronous Internal SCI does not use the SCK pin.
1
Clock with a frequency 16 times the bit rate
is output.
1 0
1
External Input a clock with frequency 16 times the
bit rate.
1
0
0
Internal Serial clock is output.
1
Clock
synchronous
1
0
External Input the serial clock.
1
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......