Section 12 Serial Communication Interface (SCI)
Rev. 3.00 Sep. 27, 2007 Page 436 of 758
REJ09B0243-0300
Table 12.7 Bit Rates and SCBRR Settings in Clock Synchronous Mode (1)
P
φ
(MHz)
10 12 14 16 18 20
Bit Rate
(bits/s)
n N n N n N n N n N n N
250
3 155
3 187
3 218
3 249
500
3 77
3 93
3 108
3 124
3 140
3 155
1000
2 155
2 187
2 218
2 249
3 69
3 77
2500
1 249
2 74
2 87
2 99
2 112
2 124
5000
1 124
1 149
1 174
1 199
1 224
1 249
10000 0 249
1 74
1 87
1 99
1 112
1 124
25000 0 99
0 119
0 139
0 159
0 179
0 199
50000 0 49
0 59
0 69
0 79
0 89
0 99
100000 0 24
0 29
0 34
0 39
0 44
0 49
250000 0 9 0 11
0 13
0 15
0 17
0 19
500000 0 4 0 5 0 6 0 7 0 8 0 9
1000000
0 2
0 3
0 4
2500000 0 0
*
0 1
5000000
0 0
*
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......