Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 534 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
Value
R/W Description
10
9
8
PB2MD2
PB2MD1
PB2MD0
0
0
0
R/W
R/W
R/W
PB2 Mode
Select the function of the PB2/IRQ0/
POE0
pin.
000: PB2 I/O (port)
001: IRQ0 input (INTC)
010:
POE0
input (POE)
Other than above: Setting prohibited
7
0
R
Reserved
This bit is always read as 0. The write value should
always be 0.
6
5
4
PB1MD2
PB1MD1
PB1MD0
0
0
0
R/W
R/W
R/W
PB1 Mode
Select the function of the PB1/TIC5W pin.
000: PB1 I/O (port)
011: TIC5W input (MTU2)
Other than above: Setting prohibited
3 to 0
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
SH7124:
•
Port B Control Register H1 (PBCRH1)
Bit:
Initial value:
R/W:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Bit Bit
Name
Initial
Value
R/W Description
15 to 0
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......