Rev. 3.00 Sep. 27, 2007 Page xx of xx
21.3.1
Clock Timing ........................................................................................................ 710
21.3.2
Control Signal Timing .......................................................................................... 712
21.3.3
Multi Function Timer Pulse Unit 2 (MTU2) Timing............................................ 715
21.3.4
I/O Port Timing..................................................................................................... 717
21.3.5
Watchdog Timer (WDT) Timing.......................................................................... 718
21.3.6
Serial Communication Interface (SCI) Timing..................................................... 719
21.3.7
Port Output Enable (POE) Timing........................................................................ 721
21.3.8
A/D Converter Timing.......................................................................................... 722
21.3.9
Conditions for Testing AC Characteristics ........................................................... 723
21.4
A/D Converter Characteristics ........................................................................................... 724
21.5
Flash Memory Characteristics ........................................................................................... 725
21.6
Usage Note......................................................................................................................... 726
21.6.1
Notes on Connecting V
CL
Capacitor...................................................................... 726
Appendix ......................................................................................................... 727
A.
Pin States ........................................................................................................................... 727
B.
Product Code Lineup ......................................................................................................... 731
C.
Package Dimensions .......................................................................................................... 732
Main Revisions and Additions in this Edition..................................................... 737
Index ......................................................................................................... 753
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......