Section 5 Exception Handling
Rev. 3.00 Sep. 27, 2007 Page 84 of 758
REJ09B0243-0300
5.7
Stack States after Exception Handling Ends
The stack states after exception handling ends are shown in table 5.11.
Table 5.11 Stack Status after Exception Handling Ends
Types Stack
State
Address error (when the instruction
that caused an exception is placed in
the delay slot)
SP
Address of
delayed branch instruction
SR
→
32 bits
32 bits
Address error (other than above)
SP
SR
→
32 bits
32 bits
Address of instruction that
caused exception
Interrupt
SP
SR
→
32 bits
32 bits
Address of instruction
after executed instruction
Trap instruction
SP
SR
→
32 bits
32 bits
Address of instruction
after TRAPA instruction
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......