Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 536 of 758
REJ09B0243-0300
Bit Bit
Name
Initial
Value
R/W Description
14
13
12
PB3MD2
PB3MD1
PB3MD0
0
0
0
R/W
R/W
R/W
PB3 Mode
Select the function of the PB3/IRQ1/
POE1
/TIC5V pin.
000: PB3 I/O (port)
001: IRQ1 input (INTC)
010:
POE1
input (POE)
011: TIC5V input (MTU2)
Other than above: Setting prohibited
11 to 7
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
6
5
4
PB1MD2
PB1MD1
PB1MD0
0
0
0
R/W
R/W
R/W
PB1 Mode
Select the function of the PB1/TIC5W pin.
000: PB1 I/O (port)
011: TIC5W input (MTU2)
Other than above: Setting prohibited
3 to 0
All
0
R
Reserved
These bits are always read as 0. The write value
should always be 0.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......