Section 20 List of Registers
Rev. 3.00 Sep. 27, 2007 Page 674 of 758
REJ09B0243-0300
20.1
Register Address Table (In the Order from Lower Addresses)
Access sizes are indicated with the number of bits. Access states are indicated with the number of
specified reference clock states. These values are those at 8-bit access (B), 16-bit access (W), or
32-bit access (L).
Note: Access to undefined or reserved addresses is prohibited. Correct operation cannot be
guaranteed if these addresses are accessed.
Register Name
Abbreviation
Number of
Bits
Address
Module
Access Size
Number of Access
States
Serial mode register_0
SCSMR_0
8
H'FFFFC000
SCI
8
P
φ
reference
Bit rate register_0
SCBRR_0
8
H'FFFFC002
(Channel 0)
8
B: 2
Serial control register_0
SCSCR_0
8
H'FFFFC004
8
Transmit
data
register_0
SCTDR_0 8
H'FFFFC006
8
Serial status register_0
SCSSR_0
8
H'FFFFC008
8
Receive data register_0
SCRDR_0
8
H'FFFFC00A
8
Serial direction control register_0
SCSDCR_0
8
H'FFFFC00C
8
Serial port register_0
SCSPTR_0
8
H'FFFFC00E
8
Serial mode register_1
SCSMR_1
8
H'FFFFC080
SCI
8
P
φ
reference
Bit rate register_1
SCBRR_1
8
H'FFFFC082
(Channel 1)
8
B: 2
Serial control register_1
SCSCR_1
8
H'FFFFC084
8
Transmit
data
register_1
SCTDR_1 8
H'FFFFC086
8
Serial status register_1
SCSSR_1
8
H'FFFFC088
8
Receive data register_1
SCRDR_1
8
H'FFFFC08A
8
Serial direction control register_1
SCSDCR_1
8
H'FFFFC08C
8
Serial port register_1
SCSPTR_1
8
H'FFFFC08E
8
Serial mode register_2
SCSMR_2
8
H'FFFFC100
SCI
8
P
φ
reference
Bit rate register_2
SCBRR_2
8
H'FFFFC102
(Channel 2)
8
B: 2
Serial control register_2
SCSCR_2
8
H'FFFFC104
8
Transmit
data
register_2
SCTDR_2 8
H'FFFFC106
8
Serial status register_2
SCSSR_2
8
H'FFFFC108
8
Receive data register_2
SCRDR_2
8
H'FFFFC10A
8
Serial direction control register_2
SCSDCR_2
8
H'FFFFC10C
8
Serial port register_2
SCSPTR_2
8
H'FFFFC10E
8
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......