Section 7 User Break Controller (UBC)
Rev. 3.00 Sep. 27, 2007 Page 114 of 758
REJ09B0243-0300
Figure 7.1 shows a block diagram of the UBC.
BBRA
BARA
BAMRA
CPU state
signals
LDB
IAB
IDB
LAB
Internal bus
Access
comparator
Address
comparator
Channel A
Access
comparator
Address
comparator
Data
comparator
PC trace
Control
Channel B
BBRB
BETR
BDRA
BDMRA
BARB
BAMRB
BDRB
BDMRB
BRSR
BRDR
BRCR
User break interrupt request
[Legend]
BBRA:
Break bus cycle register A
BARA:
Break address register A
BAMRA: Break address mask register A
BDRA:
Break data register A
BDMRA: Break data mask register A
BBRB:
Break bus cycle register B
BARB:
Break address register B
BAMRB: Break address mask register B
BDRB:
Break data register B
BDMRB: Break data mask register B
BETR:
Execution times break register
BRSR:
Branch source register
BRDR: Branch
destination
register
BRCR:
Break control register
Access
control
Data
comparator
Figure 7.1 Block Diagram of UBC
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......