Section 15 Pin Function Controller (PFC)
Rev. 3.00 Sep. 27, 2007 Page 512 of 758
REJ09B0243-0300
Port
Function 1
(Related Module)
Function 2
(Related Module)
Function 3
(Related Module)
Function 4
(Related Module)
Function 5
(Related Module)
E
PE0 I/O (port)
TIOC0A I/O (MTU2)
PE1 I/O (port)
TIOC0B I/O (MTU2)
RXD0 input (SCI)
PE2 I/O (port)
TIOC0C I/O (MTU2)
TXD0 output (SCI)
PE3 I/O (port)
TIOC0D I/O (MTU2)
SCK0 I/O (SCI)
PE4 I/O (port)
TIOC1A I/O (MTU2)
RXD1 input (SCI)
PE5 I/O (port)
TIOC1B I/O (MTU2)
TXD1 output (SCI)
PE6 I/O (port)
TIOC2A I/O (MTU2)
SCK1 I/O (SCI)
PE7 I/O (port)
TIOC2B I/O (MTU2)
PE8 I/O (port)
TIOC3A I/O (MTU2)
PE9 I/O (port)
TIOC3B I/O (MTU2)
PE10 I/O (port)
TIOC3C I/O (MTU2)
PE11 I/O (port)
TIOC3D I/O (MTU2)
PE12 I/O (port)
TIOC4A I/O (MTU2)
PE13 I/O (port)
TIOC4B I/O (MTU2)
MRES
input (INTC)
PE14 I/O (port)
TIOC4C I/O (MTU2)
PE15 I/O (port)
TIOC4D I/O (MTU2)
IRQOUT
output (INTC)
F
PF0 input (port)
AN0 input (A/D)
PF1 input (port)
AN1 input (A/D)
PF2 input (port)
AN2 input (A/D)
PF3 input (port)
AN3 input (A/D)
PF4 input (port)
AN4 input (A/D)
PF5 input (port)
AN5 input (A/D)
PF6 input (port)
AN6 input (A/D)
PF7 input (port)
AN7 input (A/D)
Note: During A/D conversion, the AN input function is enabled.
Summary of Contents for SH7124 R5F7124
Page 2: ...Rev 3 00 Sep 27 2007 Page ii of xx ...
Page 8: ...Rev 3 00 Sep 27 2007 Page viii of xx ...
Page 36: ...Section 1 Overview Rev 3 00 Sep 27 2007 Page 16 of 758 REJ09B0243 0300 ...
Page 68: ...Section 2 CPU Rev 3 00 Sep 27 2007 Page 48 of 758 REJ09B0243 0300 ...
Page 108: ...Section 5 Exception Handling Rev 3 00 Sep 27 2007 Page 88 of 758 REJ09B0243 0300 ...
Page 166: ...Section 7 User Break Controller UBC Rev 3 00 Sep 27 2007 Page 146 of 758 REJ09B0243 0300 ...
Page 724: ...Section 20 List of Registers Rev 3 00 Sep 27 2007 Page 704 of 758 REJ09B0243 0300 ...
Page 772: ...Rev 3 00 Sep 27 2007 Page 752 of 758 REJ09B0243 0300 ...
Page 778: ...Rev 3 00 Sep 27 2007 Page 758 of 758 REJ09B0243 0300 ...
Page 781: ......