Reset and clock control (RCC)
RM0365
139/1080
DocID025202 Rev 7
Bit 22
IOPFEN:
I/O port F clock enable
Set and cleared by software.
0: I/O port F clock disabled
1: I/O port F clock enabled
Bit 21
IOPEEN:
I/O port E clock enable(STM32F302xB/C devices only)
Set and cleared by software.
0: I/O port E clock disabled
1: I/O port E clock enabled.
Bit 20
IOPDEN:
I/O port D clock enable
Set and cleared by software.
0: I/O port D clock disabled
1: I/O port D clock enabled
Bit 19
IOPCEN:
I/O port C clock enable
Set and cleared by software.
0: I/O port C clock disabled
1: I/O port C clock enabled
Bit 18
IOPBEN:
I/O port B clock enable
Set and cleared by software.
0: I/O port B clock disabled
1: I/O port B clock enabled
Bit 17
IOPAEN:
I/O port A clock enable
Set and cleared by software.
0: I/O port A clock disabled
1: I/O port A clock enabled
Bit 16
IOPHEN
: IO port H clock enable. (Only on STM32F302xDxE)
Set and cleared by software.
0: IO port H clock disabled
1: IO port H clock enabled
Bits 15:7 Reserved, must be kept at reset value.
Bit 6
CRCEN:
CRC clock enable
Set and cleared by software.
0: CRC clock disabled
1: CRC clock enabled
Bit 5
FMCEN
: FMC clock enable. (Only on STM32F302xDxE)
Set and cleared by software.
0: FMC clock disabled
1: FMC clock enabled
Bit 4
FLITFEN:
FLITF clock enable
Set and cleared by software to disable/enable FLITF clock during Sleep mode.
0: FLITF clock disabled during Sleep mode
1: FLITF clock enabled during Sleep mode
Bit 3 Reserved, must be kept at reset value.