General-purpose timers (TIM15/TIM16/TIM17)
RM0365
673/1080
DocID025202 Rev 7
22.5.18 TIM15 register map
TIM15 registers are mapped as 16-bit addressable registers as described in the table
below:
Bits 15:0
DMAB[15:0]
: DMA register for burst accesses
A read or write operation to the DMAR register accesses the register located at the address
(TIMx_CR1 address) + (DBA + DMA index) x 4
where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base
address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA
transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).
Table 124. TIM15 register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
TIM15_CR1
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
UIFREMA
P
Re
s
CKD
[1:0]
AR
P
E
Re
s
Re
s
Re
s
OPM
URS
UDIS
CEN
Reset value
0
0
0
0
0
0
0
0
0x04
TIM15_CR2
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
OI
S2
OI
S1
N
OI
S1
TI1S
MMS[2:0]
CCDS
CCUS
Res
CCPC
Reset value
0
0
0
0
0
0
0
0
0
0
0x08
TIM15_SMCR
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
SMS[
3]
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
MSM
TS[2:0]
Re
s
SMS[2:0]
Reset value
0
0
0
0
0
0
0
0
0x0C
TIM15_DIER
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
TDE
COMDE
Res
Res
CC2DE
CC1DE
UD
E
BIE
TIE
CO
M
IE
Res
Res
CC2IE
CC1IE
UIE
Reset value
0
0
0
0
0
0
0
0
0
0
0
0x10
TIM15_SR
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
CC2OF
CC1OF
Res
BI
F
TI
F
COMIF
Res
Res
CC2IF
CC1IF
UIF
Reset value
0
0
0
0
0
0
0
0
0x14
TIM15_EGR
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
Re
s
BG
TG
COMG
Re
s
Re
s
CC2G
CC1G
UG
Reset value
0
0
0
0
0
0
0x18
TIM15_CCMR1
Output
Compare mode
Res
Res
Res
Res
Res
Res
Res
OC2M[
3
]
Res
Res
Res
Res
Res
Res
Res
OC1M[
3
]
Re
s.
OC2M
[2:0]
OC
2P
E
OC2F
E
CC2S
[1:0]
OC1
C
E
OC1M
[2:0]
OC
1P
E
OC1F
E
CC1S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TIM15_CCMR1
Input Capture
mode
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
IC2F[3:0]
IC2
PSC
[1:0]
CC2S
[1:0]
IC1F[3:0]
IC1
PSC
[1:0]
CC1S
[1:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0