Advanced-control timers (TIM1)
RM0365
DocID025202 Rev 7
Figure 132. Advanced-control timer block diagram
1. The internal break event source can be:
- A clock failure event generated by CSS. For further information on the CSS, refer to
- A PVD output
- SRAM parity error signal
- Cortex-M4
®
F LOCKUP (Hardfault) output.
- COMPx output, x = 1,2 and 6.
h
h
h
ϭ/
Ϯ/
dƌŝŐŐĞƌ
ĐŽŶƚƌŽůůĞƌ
нͬͲ
^ƚŽƉ͕ĐůĞĂƌŽƌƵƉͬĚŽǁŶ
d/ϭ&Wϭ
d/Ϯ&WϮ
/dZϬ
/dZϭ
/dZϮ
dZ'/
KƵƚƉƵƚ
ĐŽŶƚƌŽů
d'
dZ'K
KϭZ&
KϮZ&
ZWƌĞŐŝƐƚĞƌ
h
ZĞƉĞƚŝƚŝŽŶ
ĐŽƵŶƚĞƌ
h/
ZĞƐĞƚ͕ĞŶĂďůĞ͕ƵƉͬĚŽǁŶ͕ĐŽƵŶƚ
<ͺW^
/ϭ
/Ϯ
/ϮW^
/ϭW^
d/ϭ&Wϭ
d'/
dZ
dZ
/dZ
dZ
d/ϭ&ͺ
ϭ/
Ϯ/
d/ϭ&WϮ
d/Ϯ&Wϭ
d/Ϯ&WϮ
d/ϭ
d/Ϯ
d/Ddžͺ,ϭ
d/Ddžͺ,Ϯ
Kϭ
d/Ddžͺ,ϭ
d/Ddžͺ,ϭE
KϭE
ƚŽŽƚŚĞƌƚŝŵĞƌƐƚŽͬ
^ůĂǀĞ
ĐŽŶƚƌŽůůĞƌ
ŵŽĚĞ
W^
ƉƌĞƐĐĂůĞƌ
EdĐŽƵŶƚĞƌ
/ŶƚĞƌŶĂůĐůŽĐŬ;<ͺ/EdͿ
<ͺEd
<ͺd/DϭϴĨƌŽŵZ
/dZϯ
D^ǀϯϭϰϭϰsϰ
yKZ
d'ƌĞŐŝƐƚĞƌƐ
/ŶƉƵƚĨŝůƚĞƌΘ
ĞĚŐĞĚĞƚĞĐƚŽƌ
ĂƉƚƵƌĞͬŽŵƉĂƌĞϭƌĞŐŝƐƚĞƌ
EŽƚĞƐ͗
ZĞŐ
WƌĞůŽĂĚƌĞŐŝƐƚĞƌƐƚƌĂŶƐĨĞƌƌĞĚ
ƚŽĂĐƚŝǀĞƌĞŐŝƐƚĞƌƐŽŶhĞǀĞŶƚ
ĂĐĐŽƌĚŝŶŐƚŽĐŽŶƚƌŽůďŝƚ
ǀĞŶƚ
/ŶƚĞƌƌƵƉƚΘDŽƵƚƉƵƚ
d/Ddžͺ</E
Z<
WŽůĂƌŝƚLJƐĞůĞĐƚŝŽŶ
ĨŝůƚĞƌ
/ŶƚĞƌŶĂůďƌĞĂŬĞǀĞŶƚƐŽƵƌĐĞƐ;ƐĞĞŶŽƚĞďĞůŽǁͿ
/
ƵƚŽͲƌĞůŽĂĚƌĞŐŝƐƚĞƌ
ĂƉƚƵƌĞͬŽŵƉĂƌĞϮƌĞŐŝƐƚĞƌ
WƌĞƐĐĂůĞƌ
WƌĞƐĐĂůĞƌ
KƵƚƉƵƚ
ĐŽŶƚƌŽů
ŶĐŽĚĞƌ
/ŶƚĞƌĨĂĐĞ
WŽůĂƌŝƚLJƐĞůĞĐƚŝŽŶΘĞĚŐĞ
ĚĞƚĞĐƚŽƌΘƉƌĞƐĐĂůĞƌ
/ŶƉƵƚ
ĨŝůƚĞƌ
dZ&
dZW
dZ
d/DdžͺdZ
h
h
ϯ/
ϰ/
KƵƚƉƵƚ
ĐŽŶƚƌŽů
d'
KϯZ&
KϰZ&
/ϯ
/ϰ
/ϰW^
/ϯW^
d/ϯ&Wϯ
dZ
dZ
ϯ/
ϰ/
d/ϯ&Wϰ
d/ϰ&Wϯ
d/ϰ&Wϰ
Kϯ
Kϰ
d/Ddžͺ,ϯ
d/Ddžͺ,ϰ
d/Ddžͺ,ϯE
KϯE
ĂƉƚƵƌĞͬŽŵƉĂƌĞϯƌĞŐŝƐƚĞƌ
ĂƉƚƵƌĞͬŽŵƉĂƌĞϰƌĞŐŝƐƚĞƌ
WƌĞƐĐĂůĞƌ
WƌĞƐĐĂůĞƌ
KƵƚƉƵƚ
ĐŽŶƚƌŽů
d'
KϮ
d/Ddžͺ,Ϯ
d/Ddžͺ,ϮE
KϮE
d/ϯ
d/ϰ
d/Ddžͺ,ϯ
d/Ddžͺ,ϰ
KϱZ&
Kϱ
ĂƉƚƵƌĞͬŽŵƉĂƌĞϱƌĞŐŝƐƚĞƌ
KƵƚƉƵƚ
ĐŽŶƚƌŽů
KϲZ&
Kϲ
ĂƉƚƵƌĞͬŽŵƉĂƌĞϲƌĞŐŝƐƚĞƌ
KƵƚƉƵƚ
ĐŽŶƚƌŽů
Z<Ϯ
d/Ddžͺ</EϮ
dZ&
/ŶƉƵƚĨŝůƚĞƌΘ
ĞĚŐĞĚĞƚĞĐƚŽƌ
/ŶƉƵƚĨŝůƚĞƌΘ
ĞĚŐĞĚĞƚĞĐƚŽƌ
/ŶƉƵƚĨŝůƚĞƌΘ
ĞĚŐĞĚĞƚĞĐƚŽƌ
WŽůĂƌŝƚLJƐĞůĞĐƚŝŽŶ
ĨŝůƚĞƌ
Z<ͺd,