Contents
RM0365
17/1080
DocID025202 Rev 7
22.4.11 Combined PWM mode (TIM15 only) . . . . . . . . . . . . . . . . . . . . . . . . . . 639
22.4.12 Complementary outputs and dead-time insertion . . . . . . . . . . . . . . . . 641
22.4.16 Timer input XOR function (TIM15 only) . . . . . . . . . . . . . . . . . . . . . . . . 648
22.4.17 External trigger synchronization (TIM15 only) . . . . . . . . . . . . . . . . . . . 649
22.4.18 Slave mode: Combined reset + trigger mode (TIM15 only) . . . . . . . . . 651
TIM15 control register 1 (TIM15_CR1) . . . . . . . . . . . . . . . . . . . . . . . . 654
TIM15 control register 2 (TIM15_CR2) . . . . . . . . . . . . . . . . . . . . . . . . 655
TIM15 slave mode control register (TIM15_SMCR) . . . . . . . . . . . . . . 657
TIM15 DMA/interrupt enable register (TIM15_DIER) . . . . . . . . . . . . . 658
TIM15 status register (TIM15_SR) . . . . . . . . . . . . . . . . . . . . . . . . . . . 659
TIM15 event generation register (TIM15_EGR) . . . . . . . . . . . . . . . . . 661
TIM15 capture/compare mode register 1 (TIM15_CCMR1) . . . . . . . . 662
TIM15 capture/compare enable register (TIM15_CCER) . . . . . . . . . . 665
TIM15 counter (TIM15_CNT) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 668
22.5.10 TIM15 prescaler (TIM15_PSC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 668
22.5.11 TIM15 auto-reload register (TIM15_ARR) . . . . . . . . . . . . . . . . . . . . . . 668
22.5.12 TIM15 repetition counter register (TIM15_RCR) . . . . . . . . . . . . . . . . . 669
22.5.13 TIM15 capture/compare register 1 (TIM15_CCR1) . . . . . . . . . . . . . . . 669
22.5.14 TIM15 capture/compare register 2 (TIM15_CCR2) . . . . . . . . . . . . . . . 670
22.5.15 TIM15 break and dead-time register (TIM15_BDTR) . . . . . . . . . . . . . 670
22.5.16 TIM15 DMA control register (TIM15_DCR) . . . . . . . . . . . . . . . . . . . . . 672
22.5.17 TIM15 DMA address for full transfer (TIM15_DMAR) . . . . . . . . . . . . . 672
TIM16/TIM17 control register 1 (TIMx_CR1) . . . . . . . . . . . . . . . . . . . . 675
TIM16/TIM17 control register 2 (TIMx_CR2) . . . . . . . . . . . . . . . . . . . . 676
TIM16/TIM17 DMA/interrupt enable register (TIMx_DIER) . . . . . . . . . 677
TIM16/TIM17 status register (TIMx_SR) . . . . . . . . . . . . . . . . . . . . . . . 678
TIM16/TIM17 event generation register (TIMx_EGR) . . . . . . . . . . . . . 679
TIM16/TIM17 capture/compare mode register 1 (TIMx_CCMR1) . . . . 680