Analog-to-digital converters (ADC)
RM0365
389/1080
DocID025202 Rev 7
15.6.3
ADC common regular data register for dual mode
(ADCx_CDR, x=12)
Address offset: 0x0C (this offset address is relative to the master ADC base a
0x300)
Reset value: 0x0000 0000
15.6.4
ADC register map
The following table summarizes the ADC registers.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RDATA_SLV[15:0]
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDATA_MST[15:0]
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
Bits 31:16
RDATA_SLV[15:0]:
Regular data of the slave ADC
In dual mode, these bits contain the regular data of the slave ADC. Refer to
Dual ADC modes (STM32F302xB/C/D/E only)
.
The data alignment is applied as described in
Section : Data register, data alignment and
offset (ADCx_DR, OFFSETy, OFFSETy_CH, ALIGN)
Bits 15:0
RDATA_MST[15:0]
: Regular data of the master ADC.
In dual mode, these bits contain the regular data of the master ADC. Refer to
Dual ADC modes (STM32F302xB/C/D/E only)
.
The data alignment is applied as described in
Section : Data register, data alignment and
offset (ADCx_DR, OFFSETy, OFFSETy_CH, ALIGN)
In MDMA=0b11 mode, bits 15:8 contains SLV_ADC_DR[7:0], bits 7:0 contains
MST_ADC_DR[7:0].
Table 96. ADC global register map
(1)
Offset
Register
0x000 - 0x04C
Master ADC1
0x050 - 0x0FC
Reserved
0x100 - 0x14C
Slave ADC2
0x118 - 0x1FC
Reserved
0x200 - 0x24C
Reserved
0x250 - 0x2FC
Reserved
0x300 - 0x308
Master and slave ADCs common registers (ADC12)
1. The gray color is used for reserved memory addresses.