Analog-to-digital converters (ADC)
RM0365
293/1080
DocID025202 Rev 7
Clock ratio constraint between ADC clock and AHB clock
There are generally no constraints to be respected for the ratio between the ADC clock and
the AHB clock except if some injected channels are programmed. In this case, it is
mandatory to respect the following ratio:
•
F
HCLK
>= F
ADC
/ 4 if the resolution of all channels are 12-bit or 10-bit
•
F
HCLK
>= F
ADC
/ 3 if there are some channels with resolutions equal to 8-bit (and none
with lower resolutions)
•
F
HCLK
>= F
ADC
/ 2 if there are some channels with resolutions equal to 6-bit