Analog-to-digital converters (ADC)
RM0365
331/1080
DocID025202 Rev 7
Figure 87. AUTODLY=1, regular HW conversions interrupted by injected conversions
(DISCEN=1, JDISCEN=1)
1. AUTDLY=1
2. Regular configuration: EXTEN=0x1 (HW trigger), CONT=0, DISCEN=1, DISCNUM=1, CHANNELS = 1, 2, 3.
3. Injected configuration: JEXTEN=0x1 (HW Trigger), JDISCEN=1, CHANNELS = 5,6
,JQRUHG
,JQRUHG
069
,QMHFWHG
WULJJHU
UHJXODU
-(26
$'&B-'5
$'&B-'5
5HJXODU
WULJJHU
LQMHFWHG
UHJXODU
UHJXODU
'/<&+
'/<LQM
1RWLJQRUHG
RFFXUVGXULQJLQMHFWHGVHTXHQFH
,JQRUHG
UHJXODU
'/<&+
$'&B'5
(2&
(26
$'&
VWDWH
$'&B'5UHDGDFFHVV
E\VZ
E\KZ
,QGLFDWLYHWLPLQJV
5'<
&+
'/<
'/<
5'< &+
5'< &+
&+
&+
5'<
'
'
'
'
'/<
'
'
UHJXODU
LQMHFWHG
5'< &+
'/< 5'<&+
'/<&+
'/<&+