DocID025202 Rev 7
388/1080
RM0365
Analog-to-digital converters (ADC)
392
Bits 11:8
DELAY:
Delay between 2 sampling phases
Set and cleared by software. These bits are used in dual interleaved modes. Refer to
for the value of ADC resolution versus DELAY bits values.
Note: Software is allowed to write these bits only when the ADCs are disabled (ADCAL=0,
JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).
Bits 7:5 Reserved, must be kept at reset value.
Bits 4:0
DUAL[4:0]:
Dual ADC mode selection
These bits are written by software to select the operating mode.
All the ADCs independent:
00000: Independent mode
00001 to 01001: Dual mode, master and slave ADCs working together
00001: Combined regular simult injected simultaneous mode
00010: Combined regular simult alternate trigger mode
00011: Combined Interleaved mode + injected simultaneous mode
00100: Reserved
00101: Injected simultaneous mode only
00110: Regular simultaneous mode only
00111: Interleaved mode only
01001: Alternate trigger mode only
All other combinations are reserved and must not be programmed
Note: Software is allowed to write these bits only when the ADCs are disabled (ADCAL=0,
JADSTART=0, ADSTART=0, ADSTP=0, ADDIS=0 and ADEN=0).
Table 95. DELAY bits versus ADC resolution
DELAY bits
12-bit resolution
10-bit resolution
8-bit resolution
6-bit resolution
0000
1 * T
ADC_CLK
1 * T
ADC_CLK
1 * T
ADC_CLK
1 * T
ADC_CLK
0001
2 * T
ADC_CLK
2 * T
ADC_CLK
2 * T
ADC_CLK
2 * T
ADC_CLK
0010
3 * T
ADC_CLK
3 * T
ADC_CLK
3 * T
ADC_CLK
3 * T
ADC_CLK
0011
4 * T
ADC_CLK
4 * T
ADC_CLK
4 * T
ADC_CLK
4 * T
ADC_CLK
0100
5 * T
ADC_CLK
5 * T
ADC_CLK
5 * T
ADC_CLK
5 * T
ADC_CLK
0101
6 * T
ADC_CLK
6 * T
ADC_CLK
6 * T
ADC_CLK
6 * T
ADC_CLK
0110
7 * T
ADC_CLK
7 * T
ADC_CLK
7 * T
ADC_CLK
6 * T
ADC_CLK
0111
8 * T
ADC_CLK
8 * T
ADC_CLK
8 * T
ADC_CLK
6 * T
ADC_CLK
1000
9 * T
ADC_CLK
9 * T
ADC_CLK
8 * T
ADC_CLK
6 * T
ADC_CLK
1001
10 * T
ADC_CLK
10 * T
ADC_CLK
8 * T
ADC_CLK
6 * T
ADC_CLK
1010
11 * T
ADC_CLK
10 * T
ADC_CLK
8 * T
ADC_CLK
6 * T
ADC_CLK
1011
12 * T
ADC_CLK
10 * T
ADC_CLK
8 * T
ADC_CLK
6 * T
ADC_CLK
others
12 * T
ADC_CLK
10 * T
ADC_CLK
8 * T
ADC_CLK
6 * T
ADC_CLK