DocID025202 Rev 7
146/1080
RM0365
Reset and clock control (RCC)
154
Bit 29
IWDGRSTF:
Independent window watchdog reset flag
Set by hardware when an independent watchdog reset from V
DD
domain occurs. Cleared by
writing to the RMVF bit.
0: No watchdog reset occurred
1: Watchdog reset occurred
Bit 28
SFTRSTF:
Software reset flag
Set by hardware when a software reset occurs. Cleared by writing to the RMVF bit.
0: No software reset occurred
1: Software reset occurred
Bit 27
PORRSTF:
POR/PDR flag
Set by hardware when a POR/PDR occurs. Cleared by writing to the RMVF bit.
0: No POR/PDR occurred
1: POR/PDR occurred
Bit 26
PINRSTF:
PIN reset flag
Set by hardware when a reset from the NRST pin occurs. Cleared by writing to the RMVF bit.
0: No reset from NRST pin occurred
1: Reset from NRST pin occurred
Bit 25
OBLRSTF:
Option byte loader reset flag
Set by hardware when a reset from the OBL occurs. Cleared by writing to the RMVF bit.
0: No reset from OBL occurred
1: Reset from OBL occurred
Bit 24
RMVF:
Remove reset flag
Set by software to clear the reset flags.
0: No effect
1: Clear the reset flags
Bit 23
V18PWRRSTF
: Reset flag of the 1.8 V domain.
Set by hardware when a POR/PDR of the 1.8 V domain occurred. Cleared by writing to the
RMVF bit.
0: No POR/PDR reset of the 1.8 V domain occurred
1: POR/PDR reset of the 1.8 V domain occurred
Note:
On the STM32F3x8 products, this flag is reserved.
Bits 22:2 Reserved, must be kept at reset value.
Bit 1
LSIRDY:
LSI oscillator ready
Set and cleared by hardware to indicate when the LSI oscillator is stable. After the LSION bit is
cleared, LSIRDY goes low after 3 LSI oscillator clock cycles.
0: LSI oscillator not ready
1: LSI oscillator ready
Bit 0
LSION:
LSI oscillator enable
Set and cleared by software.
0: LSI oscillator OFF
1: LSI oscillator ON