Embedded Flash memory
RM0365
77/1080
DocID025202 Rev 7
Section 3.2.2: Memory map and register boundary addresses
for the register
boundary addresses.
0x01C
FLASH_
OBR
Dat
a1
Dat
a0
Res.
SRAM_
P
E
VDDA_MO
N
IT
OR
nB
O
O
T
1
Res.
nRST_S
TD
B
Y
nR
ST
_
S
T
O
P
WDG_
SW
Res.
RDP
R
T
[1
:0
]
OP
TE
RR
Reset
value
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
0
0
0
0
x
x
x
x
0x020
FLASH_
WRPR
WRP[31:0]
Reset
value
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Table 10. Flash interface - register map and reset values (continued)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0