DocID025202 Rev 7
RM0365
Revision history
1079
10-Oct-2016
6
(continued)
Updated interrupts and events section:
– Updated
Section 13.2.6: External and internal interrupt/event line
removing STM32F302x6/8 in EXTI lines 21, 34 and 35,
updating the note and adding STM32F302xB/C/D/E only in EXTI
lines 26, 28.
– Updated
Interrupt mask register (EXTI_IMR1)
bits 29, 31 reserved.
– Updated
Rising trigger selection register (EXTI_RTSR1)
trigger selection register (EXTI_FTSR1)
and
bits 23
up to 29, 31 reserved.
– Updated
Section 13.3.7: Interrupt mask register (EXTI_IMR2)
and
Section 13.3.8: Event mask register (EXTI_EMR2)
bit 1 reserved.
– Updated
Section 13.3.9: Rising trigger selection register
,
Section 13.3.10: Falling trigger selection register
Section 13.3.11: Software interrupt event register
and
Section 13.3.12: Pending register (EXTI_PR2)
bit 0 reserved.
Updated DMA section:
– updated
Table 34: Programmable data width & endian behavior
.
Updated I2C2 section:
– Updated
Figure 286: Setup and hold timings
– Updated
Section 28.4.4: I2C initialization
updating and adding notes
– Updated
Section 28.7.5: Timing register (I2C_TIMINGR)
SCLDEL[3:0] and SDADEL[3:0] bits description.
– Updated
Section 28.4.4: I2C initialization
Section 28.7.5: Timing register (I2C_TIMINGR)
adding the sentence “The STM32CubeMX tool calculates and
provides the I2C_TIMIGR content in the I2C configuration window”.
– Updated
Section 28.4.8: I2C master mode
communication initialization (address phase) paragraph.
– Updated
Section 28.7.2: Control register 2 (I2C_CR2)
the note of bit 13 ‘START’ description.
Table 196. Document revision history (continued)
Date
Revision
Changes