DocID025202 Rev 7
260/1080
RM0365
Flexible static memory controller (FSMC)
286
Figure 48. Synchronous multiplexed write mode waveforms - PSRAM (CRAM)
1. The memory must issue NWAIT signal one cycle in advance, accordingly WAITCFG must be programmed
to 0.
2. Byte Lane (NBL) outputs are not shown, they are held low while NEx is active.
!DDR;=
DATA
ADDR;=
-EMORYTRANSACTIONBURSTOFHALFWORDS
(#,+
#,+
!;=
.%X
./%
.7%
(I:
.!$6
.7!)4
7!)4#&'
!$;=
CLOCK CLOCK
$!4,!4
INSERTEDWAITSTATE
AIF
#,+CYCLES
DATA
Table 71. FMC_BCRx bit fields
Bit No.
Bit name
Value to set
31-20
Reserved
0x000
20
CCLKEN
As needed
19
CBURSTRW
0x1
18-15
Reserved
0x0
14 EXTMOD
0x0
13
WAITEN
to be set to 1 if the memory supports this feature, to be kept at 0
otherwise.
12
WREN
0x1
11
WAITCFG
0x0