DocID025202 Rev 7
544/1080
RM0365
Advanced-control timers (TIM1)
549
20.4.21 TIM1 option registers (TIMx_OR)
Address offset: 0x50
Reset value: 0x0000 0000
20.4.22 TIM1
capture/compare
mode register 3 (TIMx_CCMR3)
Address offset: 0x54
Reset value: 0x0000 0000
Refer to the above CCMR1 register description. Channels 5 and 6 can only be configured in
output.
Bits 31:0
DMAB[31:0]
: DMA register for burst accesses
A read or write operation to the DMAR register accesses the register located at the address
(TIMx_CR1 address) + (DBA + DMA index) x 4
where TIMx_CR1 address is the address of the control register 1, DBA is the DMA base
address configured in TIMx_DCR register, DMA index is automatically controlled by the DMA
transfer, and ranges from 0 to DBL (DBL configured in TIMx_DCR).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
TIM1_ETR_ADC1_
RMP
rw
rw
Bits 31:4 Reserved, must be kept at reset value
Bits 1:0
TIM1_ETR_ADC1_RMP[1:0]
: TIM1_ETR_ADC1 remapping capability
00: TIM1_ETR is not connected to any AWD
01: TIM1_ETR is connected to ADC1 AWD1
10: TIM1_ETR is connected to ADC1 AWD2
11: TIM1_ETR is connected to ADC1 AWD3
Note: ADC1 AWD is ‘ORed’ with the other TIM1_ETR source signals. It is consequently
necessary to disable by software other sources (input pins).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
OC6M[3]
Res.
Res.
Res.
Res.
Res.
Res.
Res.
OC5M[3]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OC6
CE
OC6M[2:0]
OC6
PE
OC6FE
Res.
Res.
OC5
CE.
OC5M[2:0]
OC5PE OC5FE
Res.
Res.
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw