Interrupts and events
RM0365
217/1080
DocID025202 Rev 7
13.3
EXTI
registers
for a list of abbreviations used in register descriptions.
The peripheral registers have to be accessed by words (32-bit).
13.3.1
Interrupt mask register (EXTI_IMR1)
Address offset: 0x00
Reset value: 0x1F80 0000 (See note below)
Note:
The reset value for the internal lines (23, 24, 25, 26, 27 and 28) is set to ‘1’ in order to
enable the interrupt by default.
13.3.2 Event
mask
register (EXTI_EMR1)
Address offset: 0x04
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
.
MR30
Res
.
MR28
MR27
MR26
MR25
MR24
MR23
MR22
MR21
MR20
MR19
MR18
MR17
MR16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MR15
MR14
MR13
MR12
MR11
MR10
MR9
MR8
MR7
MR6
MR5
MR4
MR3
MR2
MR1
MR0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bit 31 Reserved, must be kept at reset value.
Bit 30
MRx:
Interrupt Mask on external/internal line x (x = 30)
0: Interrupt request from Line x is masked
1: Interrupt request from Line x is not masked
Bit 29 Reserved, must be kept at reset value.
Bits 28:0
MRx:
Interrupt Mask on external/internal line x
0: Interrupt request from Line x is masked
1: Interrupt request from Line x is not masked
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
.
MR30
Res
.
MR28
MR27
MR26
MR25
MR24
MR23
MR22
MR21
MR20
MR19
MR18
MR17
MR16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MR15
MR14
MR13
MR12
MR11
MR10
MR9
MR8
MR7
MR6
MR5
MR4
MR3
MR2
MR1
MR0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bit 31 Reserved, must be kept at reset value.