Inter-integrated circuit (I2C) interface
RM0365
787/1080
DocID025202 Rev 7
Figure 297. Master clock generation
Caution:
In order to be I
2
C or SMBus compliant, the master clock must respect the timings given
below:
069
W
6<1&
6&/KLJKOHYHOGHWHFWHG
6&/+FRXQWHUVWDUWV
6&/+
6&/
6&/PDVWHUFORFNJHQHUDWLRQ
6&/UHOHDVHG
6&/ORZOHYHOGHWHFWHG
6&//FRXQWHUVWDUWV
6&/GULYHQORZ
6&//
W
6<1&
6&/PDVWHUFORFNV\QFKURQL]DWLRQ
6&//
6&/GULYHQORZE\
DQRWKHUGHYLFH
6&/ORZOHYHOGHWHFWHG
6&//FRXQWHUVWDUWV
6&/UHOHDVHG
6&/+
6&/+
6&/KLJKOHYHOGHWHFWHG
6&/+FRXQWHUVWDUWV
6&/KLJKOHYHOGHWHFWHG
6&/+FRXQWHUVWDUWV
6&/ORZOHYHOGHWHFWHG
6&//FRXQWHUVWDUWV
6&//
6&/GULYHQORZE\
DQRWKHUGHYLFH
6&/+
6&/KLJKOHYHOGHWHFWHG
6&/+FRXQWHUVWDUWV