DocID025202 Rev 7
134/1080
RM0365
Reset and clock control (RCC)
154
9.4.4 APB2
peripheral
reset register (RCC_APB2RSTR)
Address offset: 0x0C
Reset value: 0x00000 0000
Access: no wait state, word, half-word and byte access
Bit 2
HSIRDYF:
HSI ready interrupt flag
Set by hardware when the HSI clock becomes stable and HSIRDYDIE is set in a response to
setting the HSION (refer to
Clock control register (RCC_CR)
). When HSION is not set but the
HSI oscillator is enabled by the peripheral through a clock request, this bit is not set and no
interrupt is generated.
Cleared by software setting the HSIRDYC bit.
0: No clock ready interrupt caused by the HSI oscillator
1: Clock ready interrupt caused by the HSI oscillator
Bit 1
LSERDYF:
LSE ready interrupt flag
Set by hardware when the LSE clock becomes stable and LSERDYDIE is set.
Cleared by software setting the LSERDYC bit.
0: No clock ready interrupt caused by the LSE oscillator
1: Clock ready interrupt caused by the LSE oscillator
Bit 0
LSIRDYF:
LSI ready interrupt flag
Set by hardware when the LSI clock becomes stable and LSIRDYDIE is set.
Cleared by software setting the LSIRDYC bit.
0: No clock ready interrupt caused by the LSI oscillator
1: Clock ready interrupt caused by the LSI oscillator
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
TIM17
RST
TIM16
RST
TIM15
RST
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPI4R
ST
USART1
RST
Res
SPI1
RST
(1)
TIM1
RST
Res
Res
Res
Res
Res
Res
Res
Res
Res
Res
SYS
CFG
RST
rw
rw
rw
rw
rw
1. Available only on STM32F302xB/C/D/E devices.
Bits 31:19 Reserved, must be kept at reset value.
Bit 18
TIM17RST:
TIM17 timer reset
Set and cleared by software.
0: No effect
1: Reset TIM17 timer
Bit 17
TIM16RST:
TIM16 timer reset
Set and cleared by software.
0: No effect
1: Reset TIM16 timer