Rev. 5.00, 12/03, page 319 of 1088
Channel
Bit 3
IOC3
Bit 2
IOC2
Bit 1
IOC1
Bit 0
IOC0
Description
0
0
0
0
0
Output disabled
(Initial value)
1
1
0
1
TGR0C
is output
compare
register
*
1
Initial output is 0
output
0 output at compare match
1 output at compare match
Toggle output at compare
match
1
0
0
Output disabled
1
0 output at compare match
1
0
Initial output is 1
output
1 output at compare match
1
Toggle output at compare
match
1
0
0
0
Input capture at rising edge
1
Input capture at falling edge
1
×
Capture input
source is
TIOCC0 pin
Input capture at both edges
1
×
×
TGR0C
is input
capture
register
*
Capture input
source is channel
1/count clock
Input capture at TCNT1
count-up/count-down
×
: Don’t care
Note:
*
When the BFA bit in TMDR0 is set to 1 and TGR0C is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.
Summary of Contents for H8S/2318 series
Page 2: ......
Page 6: ...Rev 5 00 12 03 page vi of xxx...
Page 12: ...Rev 5 00 12 03 page xii of xxx...
Page 30: ...Rev 5 00 12 03 page xxx of xxx...
Page 54: ...Rev 5 00 12 03 page 24 of 1088...
Page 98: ...Rev 5 00 12 03 page 68 of 1088...
Page 128: ...Rev 5 00 12 03 page 98 of 1088...
Page 138: ...Rev 5 00 12 03 page 108 of 1088...
Page 168: ...Rev 5 00 12 03 page 138 of 1088...
Page 212: ...Rev 5 00 12 03 page 182 of 1088...
Page 324: ...Rev 5 00 12 03 page 294 of 1088...
Page 436: ...Rev 5 00 12 03 page 406 of 1088...
Page 546: ...Rev 5 00 12 03 page 516 of 1088...
Page 580: ...Rev 5 00 12 03 page 550 of 1088...
Page 822: ...Rev 5 00 12 03 page 792 of 1088...
Page 876: ...Rev 5 00 12 03 page 846 of 1088...
Page 901: ...Rev 5 00 12 03 page 871 of 1088 A 2 Instruction Codes Table A 2 shows the instruction codes...
Page 1121: ...H8S 2319 Group H8S 2318 Group Hardware Manual REJ09B0089 0500O...