SMR—Serial Mode Register
H'FFD8
SCI
Bit
7
6
5
4
3
2
1
0
C/A
CHR
PE
O/E
STOP
MP
CKS1
CKS0
Initial value
0
0
0
0
0
0
0
0
Read/Write
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Clock Select
0
0
Ø clock
0
1
Ø/4 clock
1
0
Ø/16 clock
1
1
Ø/64 clock
Multiprocessor Mode
0
Multiprocessor function disabled
1
Multiprocessor format selected
Stop Bit Length
0
One stop bit
1
Two stop bits
Parity Mode
0
Even parity
1
Odd parity
Parity Enable
0
Transmit: No parity bit added.
Receive: Parity bit not checked.
1
Transmit: Parity bit added.
Receive: Parity bit checked.
Character Length
0
8-Bit data length
1
7-Bit data length
Communication Mode
0
Asynchronous
1
Synchronous
309
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...