(3) Contention between OCR Write and Compare-Match: If a compare-match occurs during
the T
3
state of a write cycle to the lower byte of OCRA or OCRB, the write takes priority and the
compare-match signal is inhibited.
Figure 6-20 shows this type of contention.
Figure 6-20. Contention between OCR Write and Compare-Match
Write cycle: CPU write to lower byte of OCRA or OCRB
OCR address
N
N + 1
N
M
Inhibited
Write data
Ø
Internal address bus
Internal write signal
Compare-match
A or B signal
OCRA or OCRB
FRC
T
1
T
T
2
3
140
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...