(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(1),(3) Reset vector address: (1)=H'0000, (3)=H'0001
(2),(4) Starting address of program (contents of reset vector): (2)=upper byte, (4)=lower byte
(5),(7) Starting address of program: (5)=(2)(4), (7)=(2)(4)+1
(6),(8) First instruction of program: (6)=first byte, (8)=second byte
Vector fetch
Internal
process-
ing
Instruction prefetch
RES
D
7
to D
0
(8 bits)
A
15
to A
0
Ø
RD
WR
Figure 4-2. Reset Sequence (Mode 1)
61
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...