Figure 3-7. Bit Manipulation Instruction Codes
15
8
7
0
BSET, BCLR, BNOT, BTST
#imm.
Operand: register direct (Rn)
Bit No.: immediate (#xx:3)
r
n
Op
r
0
0
0
0
Operand: register indirect (@Rn)
#imm.
0
0
0
0
Bit No.: immediate (#xx:3)
n
Op
Op
r
0
0
0
0
Operand: register indirect (@Rn)
r
0
0
0
0
Bit No.: register direct (Rm)
m
n
Op
Op
abs.
Operand: absolute (@aa:8)
#imm.
0
0
0
0
Bit No.: immediate (#xx:3)
Op
Op
r
0
0
0
0
Operand: register indirect (@Rn)
#imm.
0
0
0
0
Bit No.: immediate (#xx:3)
n
Op
Op
abs.
Operand: absolute (@aa:8)
#imm.
0
0
0
0
Bit No.: immediate (#xx:3)
Op
Op
r
0
0
0
0
Operand: register indirect (@Rn)
#imm.
0
0
0
0
Bit No.: immediate (#xx:3)
n
Op
Op
BAND, BOR, BXOR, BLD, BST
#imm.
Operand: register direct (Rn)
Bit No.: immediate (#xx:3)
r
n
Op
BIAND, BIOR, BIXOR, BILD, BIST
#imm.
Operand: register direct (Rn)
Bit No.: immediate (#xx:3)
r
n
Op
abs.
Operand: absolute (@aa:8)
0
0
0
0
Bit No.: immediate (#xx:3)
#imm.
Op
Op
Operand: register direct (Rn)
Bit No.: register direct (Rm)
Op
r
n
r
m
abs.
Operand: absolute (@aa:8)
0
0
0
0
Bit No.: register direct (Rm)
Op
Op
r
m
Op:
Operation field
rm, rn:
Register field
abs.:
Absolute address
#imm.:
Immediate data
46
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...