Accordingly, when the timer count matches one of the time constants, the compare-match signal is
not generated until the next period of the clock source. Figure 7-5 shows the timing of the setting
of the compare-match flags.
Figure 7-5. Setting of Compare-Match Flags
(2) Output Timing: When a compare-match event occurs, the timer output (TMO0 or TMO1)
changes as specified by the output select bits (OS3 to OS0) in the TCSR. Depending on these bits,
the output can remain the same, change to “0,” change to “1,” or toggle.
Figure 7-6 shows the timing when the output is set to toggle on compare-match A.
Figure 7-6. Timing of Timer Output
TCNT
TCOR
Internal
compare-match
signal
CMF
N
N + 1
N
Ø
Ø
Internal
compare-match
A signal
Timer output
(TMO)
154
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...