8.2.9 Serial/Timer Control Register (STCR)—H'FFC3
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
MPE
ICKS1
ICKS0
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
R/W
R/W
R/W
The STCR is an 8-bit readable/writable register that controls the operating mode of the serial
communication interface and selects input clock sources for the 8-bit timer counters (TCNT).
The STCR is initialized to H'F8 by a reset.
Bits 7 to 3—Reserved: These bits cannot be modified and are always read as “1.”
Bit 2—Multiprocessor Enable (MPE): Enables or disables the SCI’s multiprocessor
communication function.
Bit 2
MPE
Description
0
The multiprocessor communication function is disabled,
(Initial value)
regardless of the setting of the MP bit in SMR.
1
The multiprocessor communication function is enabled. The multi-
processor format can be selected by setting the MP bit in SMR to “1.”
Bits 1 and 0—Internal Clock Source Select 1 and 0 (ICKS1, ICKS0): These bits select the
clock input to the timer counters (TCNT) in the 8-bit timers. For further information see
section 7.2.3, “Timer Control Register.”
181
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...