1.2 Block Diagram
Figure 1-1 shows a block diagram of the H8/329 Series.
Figure 1-1. Block Diagram
Clock
pulse
gener-
ator
Port 6
Port 7
Port 5
Port 3
Port 4
Port 2
Port 1
CPU
H8/300
RAM
16-bit free-
running timer
PROM
(or masked ROM)
Serial
communication
interface
8-bit A/D converter
(8 channels)
8-bit timer
(2 channels)
P2 /A
P2 /A
P2 /A
P2 /A
P2 /A
P2 /A
P2 /A
P2 /A
0
1
8
9
AV
CC
AV
SS
P3
7
/D
7
P3
6
/D
6
P3
5
/D
5
P3
4
/D
4
P3
3
/D
3
P3
2
/D
2
P3
1
/D
1
P3
0
/D
0
P1
0
/A
0
P1
1
/A
1
P1
2
/A
2
P1
3
/A
3
P1
4
/A
4
P1
5
/A
5
P1
6
/A
6
P1
7
/A
7
RES
MD
1
MD
0
V
CC
STBY
NMI
V
CC
V
SS
V
SS
V
SS
V
SS
V
SS
V
SS
XTAL
EXTAL
P4 /IRQ /ADTRG
P4 /IRQ
P4 /IRQ
P4 /RD
P4 /WR
P4 /AS
P4 /Ø
P4 /WAIT
*
1
*
2
0
1
2
3
4
5
6
7
2
1
0
Notes:
*
*
Memory Sizes
H8/328
24k bytes
1k byte
H8/327
16k bytes
512 bytes
H8/326
8k bytes
256 bytes
ROM
RAM
1
2
CP-68 package only.
PROM is available only in
the H8/329 and H8/327.
H8/329
32k bytes
1k byte
Data bus (High)
Address bus
2
3
4
5
6
7
10
11
12
13
14
15
P6 /FTCI/TMCI
P6 /FTOA
P6 /FTIA
P6 /FTIB/TMRI
P6 /FTIC/TMO
P6 /FTID/TMCI
P6 /FTOB/TMRI
P6 /TMO
00
1
2
0
0
1
1
1
3
4
5
6
7
P7 /AN
P7 /AN
P7 /AN
P7 /AN
P7 /AN
P7 /AN
P7 /AN
P7 /AN
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
P5 /TxD
P5 /RxD
P5 /SCK
0
1
2
Data bus (Low)
5
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...