Bit 5—Input Edge Select C (IEDGC): This bit causes input capture C events to be recognized on
the selected edge of the input capture C signal (FTIC).
Bit 4—Input Edge Select D (IEDGD): This bit causes input capture D events to be recognized on
the selected edge of the input capture D signal (FTID).
Bit 3—Buffer Enable A (BUFEA): This bit selects whether to use ICRC as a buffer register for
ICRA.
Bit 2—Buffer Enable B (BUFEB): This bit selects whether to use ICRD as a buffer register for
ICRB.
Bits 1 and 0—Clock Select (CKS1 and CKS0): These bits select external clock input or one of
three internal clock sources for the FRC. External clock pulses are counted on the rising edge.
Bit 5
IEDGC
Description
0
Input capture C events are recognized on the falling edge of FTIC.
(Initial value)
1
Input capture C events are recognized on the rising edge of FTIC.
Bit 4
IEDGD
Description
0
Input capture D events are recognized on the falling edge of FTID.
(Initial value)
1
Input capture D events are recognized on the rising edge of FTID.
Bit 3
BUFEA
Description
0
ICRC is used for input capture C.
(Initial value)
1
ICRC is used as a buffer register for input capture A. Input C is not captured.
Bit 2
BUFEB
Description
0
ICRD is used for input capture D.
(Initial value)
1
ICRD is used as a buffer register for input capture B. Input D is not captured.
126
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...