Table A-4. Number of Cycles in Each Instruction (cont.)
Instruction Branch
Stack
Byte data
Word data
Internal
fetch
addr. read
operation
access
access
operation
Instruction Mnemonic
I
J
K
L
M
N
MOV
MOV.B
@Rs+, Rd
1
1
2
MOV.B
@aa:8, Rd
1
1
MOV.B
@aa:16, Rd
2
1
MOV.B
Rs, @Rd
1
1
MOV.B
Rs, @(d:16, Rd)
2
1
MOV.B
Rs, @–Rd
1
1
2
MOV.B
Rs, @aa:8
1
1
MOV.B
Rs, @aa:16
2
1
MOV.W
#xx:16, Rd
2
MOV.W
Rs, Rd
1
MOV.W
@Rs, Rd
1
1
MOV.W
@(d:16, Rs), Rd
2
1
MOV.W
@Rs+, Rd
1
1
2
MOV.W
@aa:16, Rd
2
1
MOV.W
Rs, @Rd
1
1
MOV.W
Rs, @(d:16, Rd)
2
1
MOV.W
Rs, @–Rd
1
1
2
MOV.W
Rs, @aa:16
2
1
MOVFPE
MOVFPE
@aa:16, Rd
Not supported
MOVTPE
MOVTPE.
Rs, @aa:16
MULXU
MULXU.
Rs, Rd
1
12
NEG
NEG.B
Rd
1
NOP
NOP
1
NOT NOT.B
Rd
1
OR
OR.B
#xx:8, Rd
1
OR.B
Rs, Rd
1
ORC ORC
#xx:8, CCR
1
POP POP
Rd
1
1
2
PUSH
PUSH
Rd
1
1
2
ROTL
ROTL.B
Rd
1
ROTR
ROTR.B
Rd
1
ROTXL
ROTXL.B
Rd
1
ROTXR
ROTXR.B
Rd
1
Note: All values left blank are zero.
284
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...