Figure 8-11 shows an example of SCI receive operation using a multiprocessor format.
Figure 8-11. Example of SCI Receive Operation
(Eight-Bit Data with Multiprocessor Bit and One Stop Bit)
“1”
Start
bit
“0”
D0
D1
D7
“1”
Stop
bit
“1”
Data (ID1)
MPB
Start
bit
“0”
D0
D1
D7
“0”
Stop
bit
“1”
Data (Data2)
MPB
“1”
Mark (idle)
state
MPIE
RDRF
RDR value
ID1
RXI request,
MPIE = “0”
RXI handler reads
RDR data and clears
RDRF to “0”
Not own ID, so
MPIE is set to
“1” again
No RXI request,
RDR not updated
(Multiprocessor interrupt)
(a) Own ID does not match data
“1”
Start
bit
“0”
D0
D1
D7
“1”
Stop
bit
“1”
Data (ID2)
MPB
Start
bit
“0”
D0
D1
D7
“0”
Stop
bit
“1”
Data (Data2)
MPB
“1”
Mark (idle)
state
MPIE
RDRF
RDR value
ID2
RXI request,
MPIE = “0”
RXI handler reads
RDR data and clears
RDRF to “0”
Own ID, so receiving
continues, with data
received at each RXI
MPIE set to
“1” again
(Multiprocessor interrupt)
(b) Own ID matches data
ID1
Data 2
196
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...