Figure 6-11. Input Capture Timing (Usual Case)
If the upper byte of ICRx is being read when the input capture signal arrives, the internal input
capture signal is delayed by one state. Figure 6-12 shows the timing for this case.
Figure 6-12. Input Capture Timing (1-State Delay)
In buffer mode, this delay occurs if the CPU is reading either of the two registers concerned. When
ICRA and ICRC are used in buffer mode, for example, if the upper byte of either ICRA or ICRC is
being read when the FTIA input arrives, the internal input capture signal is delayed by one state.
Figure 6-13 shows the timing for this case. The case of ICRB and ICRD is similar.
Figure 6-13. Input Capture Timing (1-State Delay, Buffer Mode)
Ø
Input at FTI pin
Internal input
capture signal
Read cycle: CPU reads upper byte of ICR
T
1
T
2
T
3
Ø
Input at FTI pin
Internal input
capture signal
T
T
T
Read cycle: CPU reads upper byte of ICRA or ICRC
Ø
Input at
FTIA pin
Internal input
capture signal
1
2
3
134
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...