Figure 8-18. Sampling Timing (Asynchronous Mode)
M = {(0.5 – 1/2N) – (D – 0.5)/N – (L – 0.5)F}
×
100 [%]
(1)
M
: Receive margin
N
: Ratio of basic clock to baud rate (N=16)
D
: Duty factor of clock—ratio of High pulse width to Low width (0.5 to 1.0)
L
: Frame length (9 to 12)
F
: Absolute clock frequency deviation
When D = 0.5 and F = 0
M = (0.5 –1/2
×
16)
×
100 [%] = 46.875%
(2)
1 2
4
0
5 6 7 8 9
3
2
1 2 3 4 5 6 7 8 9
1
1112
131415 16
10
1314 1516
12
10 11
3 4 5
Basic clock
Sync sampling
Data sampling
D0
D1
Receive data
Start bit
–7.5 pulses
+7.5 pulses
208
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...