276
BIOR #xx:3,@Rd
B
C
∨
(#xx:3 of @Rd16)
→
C
4
–
– –
–
–
◊
6
BIOR #xx:3, @aa:8
B
C
∨
(#xx:3 of @aa:8)
→
C
4
–
– –
–
–
◊
6
BXOR #xx:3,Rd
B
C
⊕
(#xx:3 of Rd8)
→
C
2
–
– –
–
–
◊
2
BXOR #xx:3,@Rd
B
C
⊕
(#xx:3 of @Rd16)
→
C
4
–
– –
–
–
◊
6
BXOR #xx:3, @aa:8
B
C
⊕
(#xx:3 of @aa:8)
→
C
4
–
– –
–
–
◊
6
BIXOR #xx:3,Rd
B
C
⊕
(#xx:3 of Rd8)
→
C
2
–
– –
–
–
◊
2
BIXOR #xx:3,@Rd
B
C
⊕
(#xx:3 of @Rd16)
→
C
4
–
– –
–
–
◊
6
BIXOR #xx:3, @aa:8
B
C
⊕
(#xx:3 of @aa:8)
→
C
4
–
– –
–
–
◊
6
BRA d:8 (BT d:8)
–
PC
←
PC+d:8
2
–
– –
–
–
–
4
BRN d:8 (BF d:8)
–
PC
←
PC+2
2
–
– –
–
–
–
4
BHI d:8
–
if condition
C
∨
Z = 0
2
–
– –
–
–
–
4
BLS d:8
–
is true then
C
∨
Z = 1
2
–
– –
–
–
–
4
BCC d:8 (BHS d:8)
–
PC
←
PC+d:8
C = 0
2
–
– –
–
–
–
4
BCS d:8 (BLO d:8)
–
else next;
C = 1
2
–
– –
–
–
–
4
BNE d:8
–
Z = 0
2
–
– –
–
–
–
4
BEQ d:8
–
Z = 1
2
–
– –
–
–
–
4
BVC d:8
–
V = 0
2
–
– –
–
–
–
4
BVS d:8
–
V = 1
2
–
– –
–
–
–
No. of states
I
H N Z V
C
Operand size
Addressing mode/
instruction length
Mnemonic
Operation
Condition code
Table A-1. Instruction Set (cont.)
Branching
condition
#xx:8/16
Rn
@Rn
@(d:16,Rn)
@–Rn/@Rn+
@aa:8/16
@(d:8,PC)
@@aa
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...