MDCR—Mode Control Register
H'FFC5
System Control
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
—
MDS1
MDS0
Initial value
1
1
1
0
0
1
*
*
Read/Write
—
—
—
—
—
—
R
R
Mode Select Bits
Value at mode pins.
Note: * Determined by inputs at pins MD
1
and MD
0
.
ISCR—IRQ Sense Control Register
H'FFC6
System Control
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
IRQ
2
SC IRQ
1
SC IRQ
0
SC
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
R/W
R/W
R/W
IRQ
0
to IRQ
2
Sense Control
0 IRQ
i
is level-sensed (active Low).
1 IRQ
i
is edge-sensed (falling edge).
IER—IRQ Enable Register
H'FFC7
System Control
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
IRQ
2
E
IRQ
1
E
IRQ
0
E
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
R/W
R/W
R/W
IRQ
0
to IRQ
2
Enable
0 IRQ
i
is disabled.
1 IRQ
i
is enabled.
303
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...