STCR—Serial/Timer Control Register
H'FFC3
TMR0/1
Bit
7
6
5
4
3
2
1
0
—
—
—
—
—
MPE
ICKS1
ICKS0
Initial value
1
1
1
1
1
0
0
0
Read/Write
—
—
—
—
—
R/W
R/W
R/W
Multiprocessor Enable
0 Multiprocessor communication function is disabled.
1 Multiprocessor communication function is enabled.
Internal Clock Source Select
See TCR under TMR0 and TMR1.
SYSCR—System Control Register
H'FFC4
System Control
Bit
7
6
5
4
3
2
1
0
SSBY
STS2
STS1
STS0
—
NMIEG
—
RAME
Initial value
0
0
0
0
1
0
1
1
Read/Write
R/W
R/W
R/W
R/W
—
R/W
—
R/W
RAM Enable
0 On-chip RAM is disabled.
1 On-chip RAM is enabled.
NMI Edge
0 Falling edge of NMI is detected.
1 Rising edge of NMI is detected.
Standby Timer Select
0 0 0 Clock settling time = 8192 states
0 0 1 Clock settling time = 16384 states
0 1 0 Clock settling time = 32768 states
0 1 1 Clock settling time = 65536 states
1 – – Clock settling time = 131072 states
Software Standby
0 SLEEP instruction causes transition to sleep mode.
1 SLEEP instruction causes transition to software standby mode.
302
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...