TCSR—Timer Control/Status Register
H'FFC9
TMR0
Bit
7
6
5
4
3
2
1
0
CMFB
CMFA
OVF
—
OS3
*2
OS2
*2
OS1
*2
OS0
*2
Initial value
0
0
0
1
0
0
0
0
Read/Write R/(W)
*1
R/(W)
*1
R/(W)
*1
—
R/W
R/W
R/W
R/W
Output Select
0 0 No change on compare-match A.
0 1 Output “0” on compare-match A.
1 0 Output “1” on compare-match A.
1 1 Invert (toggle) output on compare-match A.
Output Select
0 0 No change on compare-match B.
0 1 Output “0” on compare-match B.
1 0 Output “1” on compare-match B.
1 1 Invert (toggle) output on compare-match B.
Timer Overflow Flag
0 Cleared when CPU reads OVF = “1,” then writes “0” in OVF.
1 Set when TCNT changes from H'FF to H'00.
Compare-Match Flag A
0 Cleared when CPU reads CMFA = “1,” then writes “0” in CMFA.
1 Set when TCNT = TCORA.
Compare-Match Flag B
0 Cleared from when CPU reads CMFB = “1,” then writes “0” in CMFB.
1 Set when TCNT = TCORB.
Notes: *1 Software can write a “0” in bits 7 to 5 to clear the flags, but cannot write a “1” in these
bits.
*2 When all four bits (OS3 to OS0) are cleared to “0,” output is disabled.
305
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...