3.5.8
Block Data Transfer Instruction .............................................................................. 50
3.6
CPU States ............................................................................................................................ 51
3.6.1
Program Execution State ......................................................................................... 52
3.6.2
Exception-Handling State........................................................................................ 52
3.6.3
Power-Down State ................................................................................................... 53
3.7
Access Timing and Bus Cycle .............................................................................................. 53
3.7.1
Access to On-Chip Memory (RAM and ROM) ...................................................... 53
3.7.2
Access to On-Chip Register Field and External Devices ........................................ 55
Section 4. Exception Handling
............................................................................................ 59
4.1
Overview............................................................................................................................... 59
4.2
Reset ..................................................................................................................................... 59
4.2.1
Overview ................................................................................................................. 59
4.2.2
Reset Sequence ........................................................................................................ 59
4.2.3
Disabling of Interrupts after Reset........................................................................... 62
4.3
Interrupts............................................................................................................................... 62
4.3.1
Overview ................................................................................................................. 62
4.3.2
Interrupt-Related Registers...................................................................................... 64
4.3.3
External Interrupts ................................................................................................... 66
4.3.4
Internal Interrupts .................................................................................................... 67
4.3.5
Interrupt Handling ................................................................................................... 67
4.3.6
Interrupt Response Time.......................................................................................... 72
4.3.7
Precaution ................................................................................................................ 72
4.4
Note on Stack Handling........................................................................................................ 73
Section 5. I/O Ports
................................................................................................................ 75
5.1
Overview............................................................................................................................... 75
5.2
Port 1..................................................................................................................................... 77
5.3
Port 2..................................................................................................................................... 80
5.4
Port 3..................................................................................................................................... 84
5.5
Port 4..................................................................................................................................... 88
5.6
Port 5..................................................................................................................................... 96
5.7
Port 6..................................................................................................................................... 100
5.8
Port 7..................................................................................................................................... 111
Section 6. 16-Bit Free-Running Timer
.............................................................................. 113
6.1
Overview............................................................................................................................... 113
6.1.1
Features.................................................................................................................... 113
ii
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...