(2) Output Timing: When a compare-match occurs, the logic level selected by the output level
bit (OLVLA or OLVLB) in TOCR is output at the output compare pin (FTOA or FTOB).
Figure 6-9 shows the timing of this operation for compare-match A.
Figure 6-9. Timing of Output Compare A
(3) FRC Clear Timing: If the CCLRA bit in the TCSR is set to “1,” the FRC is cleared when
compare-match A occurs. Figure 6-10 shows the timing of this operation.
Figure 6-10. Clearing of FRC by Compare-Match A
6.4.3 Input Capture Timing
(1) Input Capture Timing: An internal input capture signal is generated from the rising or falling
edge of the signal at the input capture pin FTIx (x = A, B, C, D), as selected by the corresponding
IEDGx bit in TCR. Figure 6-11 shows the usual input capture timing when the rising edge is
selected (IEDGx = “1”).
Ø
Internal compare-
match A signal
OLVLA
FTOA
Note:
*
Cleared by software
FRC
OCRA
N
N
N
N + 1
Clear
*
N
N + 1
Ø
Internal compare-
match A signal
FRC
N
H'0000
133
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...