(1) The internal state of the CPU and the registers of the on-chip supporting modules are
initialized, and the I bit in the condition code register (CCR) is set to “1.”
(2) The CPU loads the program counter with the first word in the vector table (stored at addresses
H'0000 and H'0001) and starts program execution.
The RES pin should be held Low when power is switched off, as well as when power is switched
on.
Figure 4-1 indicates the timing of the reset sequence in modes 2 and 3. Figure 4-2 indicates the
timing in mode 1.
Figure 4-1. Reset Sequence (Mode 2 or 3, Program Stored in On-Chip ROM)
(1)
(2)
(3)
Ø
RES
(2)
Internal address
bus
Internal Read
signal
Internal Write
signal
Internal data bus
(16 bits)
(1) Reset vector address (H'0000)
(2) Starting address of program (contents of H'0000–H'0001)
(3) First instruction of program
Vector
fetch
Internal
processing
Instruction
prefetch
60
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...