Figure 2-2. H8/328 Address Space Map
H'FFFF
H'FF88
H'FF87
H'FF80
H'FF7F
H'FB80
H'FB7F
H'0048
H'0047
H'0000
H'FFFF
H'FF88
H'FF87
H'FF80
H'FF7F
H'FB80
H'FB7F
H'FFFF
H'FF88
H'FF7F
H'FB80
H'8000
H'7FFF
H'6000
H'5FFF
H'0048
H'0047
H'0000
H'0048
H'0047
H'0000
Mode 1
Expanded Mode without
On-Chip ROM
Mode 2
Expanded Mode with
On-Chip ROM
Mode 3
Single-Chip Mode
Vector Table
On-Chip ROM,
24k bytes
Vector Table
Vector Table
Reserved
*
1
External Address Space
On-Chip RAM
*
2
,
1k byte
On-Chip RAM, 1k byte
External Address Space
External Address Space
External Address Space
On-Chip RAM
*
2
,
1k byte
On-Chip Register Field
On-Chip Register Field
On-Chip Register Field
Do not access these reserved areas.
External memory can be accessed at these addresses when the RAME bit in
the system control register (SYSCR) is cleared to 0.
Notes:
*
1
*
2
H'5FFF
On-Chip ROM,
24k bytes
20
Summary of Contents for H8/326 Series
Page 67: ...58 ...
Page 121: ...112 ...
Page 274: ... 3 Clock Settling Timing Ø VCC RES STBY tOSC1 tOSC1 Figure 14 8 Clock Setting Timing 265 ...
Page 279: ...270 ...